# PXI-5441 Specifications



Amplicon

Amplicon.com IT and Instrumentation for industry

**PXI-5441 Specifications** 

# Contents

| PXI-5441 Specifications. |
|--------------------------|
|--------------------------|

Amplicon.comIT and Instrumentation for industry



# PXI-5441 Specifications

These specifications apply to the 32 MB, 256 MB, and 512 MBPXI-5441.



**Notice** To ensure the specified EMC performance, operate this product only with shielded cables and accessories.

### Definitions

**Warranted** specifications describe the performance of a model under stated operating conditions and are covered by the model warranty.

**Characteristics** describe values that are relevant to the use of the model under stated operating conditions but are not covered by the model warranty.

- **Typical** specifications describe the performance met by a majority of models.
- **Nominal** specifications describe an attribute that is based on design, conformance testing, or supplemental testing.

Specifications are **Nominal** unless otherwise noted.

## Conditions

Specifications are valid under the following conditions unless otherwise noted.

- Analog filter enabled
- Digital-to-analog converter (DAC) interpolation set to maximum allowed factor for a given sample rate
- Signals terminated with 50 Ω
- Direct path set to 1  $V_{pk-pk}$ , Low-Gain Amplifier path set to 2  $V_{pk-pk}$ , and High-Gain Amplifier path set to 12  $V_{pk-pk}$



Sample clock set to 100 MS/s

Warranted specifications are valid under the following conditions unless otherwise noted.

Ambient temperature ranges of 0 °C to 55 °C

Typical specifications are valid under the following conditions unless otherwise noted:

• Over ambient temperature ranges of 23 ±5 °C with a 90% confidence level, based on measurements taken during development or production

#### CH 0

# (Channel 0 Analog Output, Front Panel Connector)

| Number of channels | 1          |
|--------------------|------------|
| Connector          | SMB (jack) |

#### **Output Voltage Characteristics**

| Output paths   | The software-selectable Main Output path setting provides full-scale voltages<br>from 12.00 V <sub>pk-pk</sub> to 5.64 mV <sub>pk-pk</sub> into a 50 Ω load. NI-FGEN uses either the Low-<br>Gain Amplifier or the High-Gain Amplifier when the Main Output path is selected,<br>depending on the Gain attribute.<br>The software-selectable Direct path is optimized for intermediate frequency (IF)<br>applications and provides full-scale voltages from 0.707 to 1.000 V <sub>pk-pk</sub> . |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC resolution | 16 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



# Amplitude and Offset

### Table 2. Amplitude $Range^{[1]}$

| Path                | Load | Minimum Amplitude Value (V <sub>pk-pk</sub> ) | ) Maximum Amplitude Value (V <sub>pk-pk</sub> |  |
|---------------------|------|-----------------------------------------------|-----------------------------------------------|--|
| Direct              | 50 Ω | 0.707                                         | 1.00                                          |  |
|                     | 1 kΩ | 1.35                                          | 1.91                                          |  |
|                     | Open | 1.41                                          | 2.00                                          |  |
| Low-Gain Amplifier  | 50 Ω | 0.00564                                       | 2.00                                          |  |
|                     | 1 kΩ | 0.0107                                        | 3.81                                          |  |
|                     | Open | 0.0113                                        | 4.00                                          |  |
| High-Gain Amplifier | 50 Ω | 0.0338                                        | 12.0                                          |  |
|                     | 1 kΩ | 0.0644                                        | 22.9                                          |  |
|                     | Open | 0.0676                                        | 24.0                                          |  |

| Amplitude resolution | <0.06% (0.004 dB) of amplitude range                                                           |
|----------------------|------------------------------------------------------------------------------------------------|
|                      |                                                                                                |
| Offset range         | Span of ±25% of the amplitude range with increments <0.0014% of amplitude range <sup>[2]</sup> |

## Maximum Output Voltage

#### Table 2. Maximum Output Voltage<sup>[3]</sup>

| Path                | Load | Maximum Output Voltage (V <sub>pk-pk</sub> ) |
|---------------------|------|----------------------------------------------|
| Direct              | 50 Ω | ±0.500                                       |
|                     | 1 kΩ | ±0.953                                       |
|                     | Open | ±1.000                                       |
| Low-Gain Amplifier  | 50 Ω | ±1.000                                       |
|                     | 1 kΩ | ±1.905                                       |
|                     | Open | ±2.000                                       |
| High-Gain Amplifier | 50 Ω | ±6.000                                       |
|                     | 1 kΩ | ±11.43                                       |
|                     | Open | ±12.00                                       |



# Accuracy

| <b>DC Accuracy</b> [4]<br>Low-Gain or High-<br>Gain Amplifier path | $\pm 0.2\%$ of amplitude range $\pm 0.05\%$ of offset $\pm 500~\mu\text{V}$ (within $\pm 10~^\circ\text{C}$ of self-calibration temperature) |                                             |  |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|
|                                                                    | ±0.4% of amplitude range ±0.05% of offset ±1 mV (0 to 55 °C)                                                                                 |                                             |  |
| Direct path                                                        | Gain accuracy: ±0.2% amplitude range (within ±10 °C of self-calibration temperature)                                                         |                                             |  |
|                                                                    | Gain accuracy: ±0.4% amplitude range (0 to 55 °C)                                                                                            |                                             |  |
|                                                                    | DC error: ±30 mV (0 to 55 °C)                                                                                                                |                                             |  |
| AC amplitude accuracy <sup>[5]</sup>                               |                                                                                                                                              | (+2.0% + 1 mV), (-1.0% - 1 mV)              |  |
|                                                                    |                                                                                                                                              | (+0.8% + 0.5 mV), (-0.2% - 0.5 mV), typical |  |

# **Output Characteristics**

| Output impedance            | 50 $\Omega$ nominal or 75 $\Omega$ nominal, software-selectable                                                                       |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Load impedance compensation | Output amplitude is compensated for user-specified load impedances.                                                                   |
| Output coupling             | DC                                                                                                                                    |
| Output enable               | Software-selectable. When disabled, CH 0 output is terminated with a 1 W resistor with a value equal to the selected output impedance |



| Maximum output<br>overload | The CH 0 output terminal can be connected to a 50 $\Omega$ , ±12 V (±8 V for the Direct path) source without sustaining any damage. No damage occurs if the CH 0 output is shorted to ground indefinitely. |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Waveform summing           | The CH 0 output supports waveform summing among similar paths-<br>specifically, the output terminals of multiple PXI-5441 signal<br>generators can be connected together.                                  |

# Frequency and Transient Response

| Bandwidth <sup>[6]</sup>                       | 43 MHz                                                                                                       |  |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| DAC digital interpolation filter <sup>[7</sup> | Software-selectable finite impulse response (FIR) filter.<br>Available interpolation factors are 2, 4, or 8. |  |  |
| Analog filter <sup>[8]</sup>                   | Software-selectable 7-pole elliptical filter for image suppression.                                          |  |  |
| Passband flatness <sup>[9]</sup>               | •                                                                                                            |  |  |
| Direct path                                    | -0.4 to +0.6 dB (100 Hz to 40 MHz)                                                                           |  |  |
| Low-gain amplifier path                        | -1.0 to +0.5 dB (100 Hz to 20 MHz)                                                                           |  |  |
| High-gain amplifier path                       | -1.2 to +0.5 dB (100 Hz to 20 MHz)                                                                           |  |  |
| Pulse response[10]                             |                                                                                                              |  |  |
| Rise/fall time                                 |                                                                                                              |  |  |
| Direct path                                    | <5 ns                                                                                                        |  |  |
|                                                | <4.5 ns, typical <sup>[11]</sup>                                                                             |  |  |
| Low-gain amplifier path                        | <8 ns                                                                                                        |  |  |
|                                                |                                                                                                              |  |  |

# Amplicon.com IT and Instrumentation for industry





Figure 1. Normalized Passband Flatness, Direct Path



Figure 2. Pulse Response, Low-Gain Amplifier Path 50  $\Omega$  Load





Figure 3. Frequency Response of Direct Path, 100 MS/s, 1x DAC Interpolation<sup>[12]</sup>



# Suggested Maximum Frequencies for Common Functions<sup>[13]</sup>



Amplicon.com IT and Instrumentation for industry



| Not recommended <sup>[14]</sup> |  |  |
|---------------------------------|--|--|
| Not recommended <sup>[14]</sup> |  |  |
| Not recommended <sup>[14]</sup> |  |  |
|                                 |  |  |
| 43 MHz                          |  |  |
| 25 MHz                          |  |  |
| 5 MHz                           |  |  |
| 5 MHz                           |  |  |
|                                 |  |  |
| 43 MHz                          |  |  |
| 12.5 MHz                        |  |  |
| 5 MHz                           |  |  |
| 5 MHz                           |  |  |
|                                 |  |  |

## **Spectral Characteristics**

### **Table 3.** Signal to Noise and Distortion (SINAD), Typical<sup>[15]</sup>

| Frequency (MHz) | SINAD (dB), Typical |                         |                          |  |
|-----------------|---------------------|-------------------------|--------------------------|--|
|                 | Direct Path         | Low-Gain Amplifier Path | High-Gain Amplifier Path |  |
| 1               | 64                  | 66                      | 63                       |  |
| 10              | 61                  | 60                      | 47                       |  |

Amplicon.com

IT and Instrumentation for industry



| Frequency (MHz) | SINAD (dB), 1 | SINAD (dB), Typical     |                          |  |
|-----------------|---------------|-------------------------|--------------------------|--|
|                 | Direct Path   | Low-Gain Amplifier Path | High-Gain Amplifier Path |  |
| 20              | 57            | 56                      | 42                       |  |
| 30              | 60            | 62                      | 62                       |  |
| 40              | 60            | 62                      | 62                       |  |
| 43              | 58            | 60                      | 55                       |  |

**Table 4.** Spurious-Free Dynamic Range  $(SFDR)^{[16]}$  with Harmonics, Typical<sup>[17]</sup>

| Frequency (MHz) | SFDR (dB) with Harmonics, Typical |                         |                          |  |
|-----------------|-----------------------------------|-------------------------|--------------------------|--|
|                 | Direct Path                       | Low-Gain Amplifier Path | High-Gain Amplifier Path |  |
| 1               | 76                                | 71                      | 58                       |  |
| 10              | 68                                | 64                      | 47                       |  |
| 20              | 60                                | 57                      | 42                       |  |
| 30              | 73                                | 73                      | 74                       |  |
| 40              | 76                                | 73                      | 74                       |  |
| 43              | 78                                | 75                      | 59                       |  |

# Table 5. SFDR without Harmonics, Typical

| Frequency (MHz) | SFDR (dB) without Harmonics, Typical |                         |                          |  |
|-----------------|--------------------------------------|-------------------------|--------------------------|--|
|                 | Direct Path                          | Low-Gain Amplifier Path | High-Gain Amplifier Path |  |
| 1               | 87                                   | 90                      | 90                       |  |
| 10              | 86                                   | 88                      | 90                       |  |
| 20              | 79                                   | 88                      | 88                       |  |
| 30              | 72                                   | 72                      | 73                       |  |
| 40              | 75                                   | 72                      | 73                       |  |
| 43              | 77                                   | 74                      | 59                       |  |

### Table 6. 0 °C to 40 °C Total Harmonic Distortion (THD) [19]

| Frequency (MHz) | THD (dBc)    |                         |                          |
|-----------------|--------------|-------------------------|--------------------------|
|                 | Direct Path  | Low-Gain Amplifier Path | High-Gain Amplifier Path |
| 20 kHz          | -77, typical | -77, typical            | -77, typical             |
| 1 MHz           | -75, typical | -70, typical            | -62, typical             |
| 5 MHz           | -68          | -68                     | -55                      |
| 10 MHz          | -65          | -61                     | -46                      |

Amplicon.com

IT and Instrumentation for industry

Amplicon

| Frequency (MHz) | THD (dBc)                           | THD (dBc)                           |                          |  |
|-----------------|-------------------------------------|-------------------------------------|--------------------------|--|
|                 | Direct Path                         | Low-Gain Amplifier Path             | High-Gain Amplifier Path |  |
|                 | -66, typical <sup>[20]</sup>        | -66, typical <sup>[20]</sup>        |                          |  |
| 20 MHz          | -55<br>-61, typical <sup>[20]</sup> | -53<br>-61, typical <sup>[20]</sup> | -40                      |  |
| 30 MHz          | -50<br>-57, typical <sup>[20]</sup> | -48<br>-57, typical <sup>[20]</sup> | -38                      |  |
| 40 MHz          | -47<br>-54, typical <sup>[20]</sup> | -46<br>-54, typical <sup>[20]</sup> | -34                      |  |
| 43 MHz          | -46<br>-53, typical <sup>[20]</sup> | -45<br>-53, typical <sup>[20]</sup> | -33                      |  |

# Table 7. 0 °C to 55 °C Total Harmonic Distortion (THD) [19]

| Frequency (MHz) | THD (dBc)                  |                            |                          |
|-----------------|----------------------------|----------------------------|--------------------------|
|                 | Direct Path                | Low-Gain Amplifier Path    | High-Gain Amplifier Path |
| 20 kHz          | -76, typical               | -76, typical               | -76, typical             |
| 1 MHz           | -74, typical               | -69, typical               | -61, typical             |
| 5 MHz           | -67                        | -67                        | -54                      |
| 10 MHz          | -63                        | -60                        | -45                      |
| 20 MHz          | -54<br>-57 <sup>[20]</sup> | -52<br>-55 <u>[20]</u>     | -39                      |
| 30 MHz          | -48<br>-52 <u>[20]</u>     | -46<br>-50 <sup>[20]</sup> | -36                      |
| 40 MHz          | -45<br>-50 <u>[20]</u>     | -41<br>-47 <u>[20]</u>     | -32                      |
| 43 MHz          | -44<br>-49 <u>[20]</u>     | -41<br>-46 <u>[20]</u>     | -31                      |

| Path      | Amplitude          | Amplitude Range |                                             | Average Noise Density |         |
|-----------|--------------------|-----------------|---------------------------------------------|-----------------------|---------|
|           | V <sub>pk-pk</sub> | dBm             | $\frac{nv}{\sqrt{Hz}} \frac{nv}{\sqrt{Hz}}$ | dBm/Hz                | dBFS/Hz |
| Direct    | 1                  | 4.0             | 18                                          | -142                  | -146.0  |
| Low Gain  | 0.06               | -20.4           | 9                                           | -148                  | -127.6  |
|           | 0.1                | -16.0           | 9                                           | -148                  | -132.0  |
|           | 0.4                | -4.0            | 13                                          | -145                  | -141.0  |
|           | 1                  | 4.0             | 18                                          | -142                  | -146.0  |
|           | 2                  | 10.0            | 35                                          | -136                  | -146.0  |
| High Gain | 4                  | 16.0            | 71                                          | -130                  | -146.0  |
|           | 12                 | 25.6            | 213                                         | -120                  | -145.6  |

Table 8. Average Noise Density<sup>[21]</sup>

**Figure 4.** 10 MHz Single-Tone Spectrum<sup>[22]</sup>, Direct Path, 100 MS/s, DAC Interpolation Factor Set to 4



**Figure 5.** 10 MHz Single-Tone Spectrum<sup>[22]</sup>, Low-Gain Amplifier Path, 100 MS/s, DAC Interpolation Factor Set to 4





Figure 6. Direct Path, Two-Tone Spectrum<sup>[22]</sup>, Typical



## Sample Clock

| Sample clock sources | Internal, Divide-by-N (N $\ge$ 1)            |
|----------------------|----------------------------------------------|
|                      | Internal, DDS-based, high-resolution         |
|                      | External, CLK IN (SMB front panel connector) |
|                      |                                              |

Amplicon.com IT and Instrumentation for industry



| External, DDC CLK IN (DIGITAL DATA & CONTROL front panel connector) |
|---------------------------------------------------------------------|
| External, PXI Star trigger (PXI backplane connector)                |
| External, PXI_Trig<07> (PXI backplane connector)                    |
|                                                                     |

# Sample Rate Range and Resolution

| Sample Clock Source | Sample Rate Range        | Sample Rate Resolution                                      |
|---------------------|--------------------------|-------------------------------------------------------------|
| Divide-by- <b>N</b> | 23.84 S/s to<br>100 MS/s | Settable to (100 MS/s)/ <b>N</b> (1 ≤ <b>N</b> ≤ 4,194,304) |
| High Resolution     | 10 S/s to 100 MS/s       | 1.06 μHz                                                    |
| CLK IN              | 200 kS/s to 105 MS/s     | Resolution determined by external clock source.             |
| DDC CLK IN          | 10 S/s to 105 MS/s       | External sample clock duty cycle tolerance 40 to 60%.       |
| PXI Star Trigger    | 10 S/s to 105 MS/s       |                                                             |
| PXI_Trig<07>        | 10 S/s to 20 MS/s        |                                                             |

# DAC Effective Sample Rate<sup>[23]</sup>

| Sample Rate (MS/s)    | DAC Interpolation Factor | Effective Sample Rate |
|-----------------------|--------------------------|-----------------------|
| 10 S/s to 105 MS/s    | 1 (off)                  | 10 S/s to 105 MS/s    |
| 12.5 MS/s to 105 MS/s | 2                        | 25 MS/s to 210 MS/s   |
| 10 MS/s to 100 MS/s   | 4                        | 40 MS/s to 400 MS/s   |
| 10 MS/s to 50 MS/s    | 8                        | 80 MS/s to 400 MS/s   |

## Sample Clock Delay Range and Resolution

| Sample Clock Source | Delay Adjustment Range | Delay Adjustment Resolution |
|---------------------|------------------------|-----------------------------|
| Divide-by- <b>N</b> | ±1 Sample clock period | <10 ps                      |
| High-Resolution     | ±1 Sample clock period | Sample clock period/16,384  |
| External (all)      | 0 to 7.6 ns            | <15 ps                      |



## System Phase Noise and Jitter (10 MHz Carrier)

| Sample Clock Source              | System Phase Noise Density <sup>[24]</sup> (dBc/Hz) Offset |       |        |                                        |
|----------------------------------|------------------------------------------------------------|-------|--------|----------------------------------------|
|                                  | 100 Hz                                                     | 1 kHz | 10 kHz | (Integrated from 100 Hz to<br>100 kHz) |
| Divide-by- <b>N</b>              | -110                                                       | -131  | -137   | <1.0 ps rms                            |
| High-Resolution <sup>[25]</sup>  | -114                                                       | -126  | -126   | <4.0 ps rms                            |
| CLK IN                           | -113                                                       | -132  | -135   | <1.1 ps rms                            |
| PXI Star Trigger <sup>[26]</sup> | -115                                                       | -118  | -130   | <3.0 ps rms                            |

| External Sample Clock Input Jitter Tolerance |         |  |
|----------------------------------------------|---------|--|
| Cycle-cycle jitter                           | ±300 ps |  |
| Period Jitter                                | ±1 ns   |  |

# Sample Clock Exporting

| Exported Sample Clock<br>Destinations <sup>[27]</sup> | PFI<01> (SMB front panel connectors)                       |
|-------------------------------------------------------|------------------------------------------------------------|
|                                                       | DDC CLK OUT (DIGITAL DATA & CONTROL front panel connector) |
|                                                       | PXI_Trig<06> (PXI backplane connector)                     |
|                                                       |                                                            |

| Destination  | Maximum Frequency | Jitter, typical                     | Duty Cycle |
|--------------|-------------------|-------------------------------------|------------|
| PFI<01>      | 105 MHz           | PFI 0: 6 ps rms<br>PFI 1: 12 ps rms | 25 to 65%  |
| DDC CLK OUT  | 105 MHz           | 40 ps rms                           | 40 to 60%  |
| PXI_Trig<06> | 20 MHz            | -                                   | _          |

**Note** Sample clock purity can significantly affect the performance of the PXI-5441. High amounts of jitter or phase noise in the sample clock can create spurs in the signal generator's spectrum that are not present when



using a pure sample clock. For example, if the Clock Mode property is set to Automatic, NI-FGEN often selects High-Resolution clocking to achieve a specific IQ rate. High-Resolution clocking has more jitter than Divide-By-**N** clocking and may create extra spurs in the waveform generator output spectrum. To remove extra spurs without using software resampling, you can use a pure external clock such as the PXI-5650/5651/5652 frequency sources, with low jitter and <1 Hz frequency resolution.

## Onboard Clock (Internal VCXO)

| Clock Source       | Internal sample clocks can either be locked to a reference clock using a phase-locked loop or be derived from the onboard VCXO frequency reference. |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency Accuracy | ±25 ppm                                                                                                                                             |

### Phase-Locked Loop (PLL) Reference Clock

| Reference Clock Sources <sup>[28]</sup> | PXI_CLK10 (PXI backplane connector)<br>CLK IN (SMB front panel connector)                                                                   |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency Accuracy                      | When using the PLL, the frequency accuracy of the PXI-5441 is solely dependent on the frequency accuracy of the PLL reference clock source. |
| Lock Time                               | 70 ms, typical<br>200 ms, maximum                                                                                                           |
| Frequency Range                         | 5 to 20 MHz in increments of 1 MHz. Default of 10 MHz. The PLL reference clock frequency must be accurate to ±50 ppm.                       |
| Duty Cycle Range                        | 40 to 60%                                                                                                                                   |



| Exported PLL Reference<br>Clock Destinations | PFI<01> (SMB front panel connectors)   |
|----------------------------------------------|----------------------------------------|
|                                              | PXI_Trig<06> (PXI backplane connector) |

## CLK IN (Sample Clock and Reference Clock Input, Front Panel Connector)

| Connector              | SMB (jack)                                                             |
|------------------------|------------------------------------------------------------------------|
| Direction              | Input                                                                  |
| Destinations           | Sample clock                                                           |
|                        | PLL reference clock                                                    |
| Frequency Range        | 1 to 105 MHz (sample clock destination and sine waves)                 |
|                        | 200 kHz to 105 MHz (sample clock destination and square waves)         |
|                        | 5 to 20 MHz (PLL reference clock destination)                          |
| Input Voltage Range    | Sine wave: 0.65 to 2.8 $V_{pk-pk}$ into 50 $\Omega$ (0 dBm to +13 dBm) |
|                        | Square wave: 0.2 to 2.8 $V_{pk\text{-}pk}$ into 50 $\Omega$            |
| Maximum Input Overload | ±10 V                                                                  |
| Input Impedance        | 50 Ω                                                                   |
| Input Coupling         | AC                                                                     |



**TClk Synchronization** 

# Intermodule SMC Synchronization Using NI-TClk for Identical Modules

National Instruments TClk synchronization method and the NI-TClk instrument driver are used to align the Sample Clocks on any number of SMC-based modules in a chassis.

- Specifications are valid for any number of PXI modules installed in one PXI-1042 chassis
- All parameters are set to identical values for each SMC-based module
- Sample Clock is set to 100 MS/s, Divide-by-**N**, and all filters are disabled
- For other configurations, including multichassis systems, contact NI Technical Support at ni.com/support

| Skew <sup>[29]</sup>                                 | 500 ps, typical |
|------------------------------------------------------|-----------------|
| Average skew after manual adjustment <sup>[30]</sup> | <10 ps, typical |
| Sample Clock delay/adjustment resolution             | ≤10 ps, typical |

**Note** Although you can use NI-TClk to synchronize nonidentical modules, these specifications apply only to synchronizing identical modules.

# PFI 0 and PFI 1 (Programmable Function Interface, Front Panel Connectors)

| Connectors | Two SMB (jacks) |
|------------|-----------------|
| Direction  | Bidirectional   |

Amplicon.comIT and Instrumentation for industry



| Frequency Range | DC to 105 MHz |
|-----------------|---------------|
|                 |               |

# As an Input (Trigger)

| Destinations           | Start trigger |
|------------------------|---------------|
| Maximum Input Overload | -2 to +7 V    |
| V <sub>IH</sub>        | 2.0 V         |
| V <sub>IL</sub>        | 0.8 V         |
| Input Impedance        | 1 kΩ          |

# As an Output (Event)

| Sources                    | Sample clock divided by integer K $(1 \le K \le 4,194,304)$                            |
|----------------------------|----------------------------------------------------------------------------------------|
|                            | Sample clock timebase (100 MHz) divided by integer <b>M</b> (2 ≤ <b>M</b> ≤ 4,194,304) |
|                            | PLL reference clock                                                                    |
|                            | Marker                                                                                 |
|                            | Exported start trigger (Out Start trigger)                                             |
| Output Impedance           | 50 Ω                                                                                   |
| Maximum Output<br>Overload | -2 to +7 V                                                                             |



| V <sub>OH</sub> [31]           | Minimum: 2.9 V (open load), 1.4 V (50 Ω load) |
|--------------------------------|-----------------------------------------------|
| V <sub>OL</sub> [31]           | Maximum: 0.2 V (open load), 0.2 V (50 Ω load) |
| Rise/Fall Time <sup>[32]</sup> | ≤2.0 ns                                       |

### DIGITAL DATA & CONTROL (DDC)

# **Optional Front Panel Connector**

| Connector type                | 68-pin VHDCI female receptacle |
|-------------------------------|--------------------------------|
| Number of Data Output Signals | 16                             |
| Control signals               | DDC CLK OUT (clock output)     |
|                               | DDC CLK IN (clock input)       |
|                               | PFI 2 (input)                  |
|                               | PFI 3 (input)                  |
|                               | PFI 4 (output)                 |
|                               | PFI 5 (output)                 |
| Ground                        | 23 pins                        |



# Output Signal Characteristics (Includes Data Outputs, DDC CLK OUT, and PFI<4..5>)

| LVDS (Low-Voltage Diffe                                   | rential Signal) <sup>[33]</sup>                                                                                                                                |                   |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| V <sub>OH</sub>                                           |                                                                                                                                                                | 1.3 V, typical    |
|                                                           |                                                                                                                                                                | 1.7 V, maximum    |
| V <sub>OL</sub>                                           |                                                                                                                                                                | 0.8 V, minimum    |
|                                                           |                                                                                                                                                                | 1.0 V , typical   |
| Differential Output Voltage                               |                                                                                                                                                                | 0.25 V , minimum  |
|                                                           |                                                                                                                                                                | 0.45 V , maximum  |
| Output Common-Mode V                                      | oltage                                                                                                                                                         | 1.125 V, minimum  |
|                                                           |                                                                                                                                                                | 1.375 V , maximum |
| Differential Pulse Skew (skew within a differential pair) |                                                                                                                                                                | 0.6 ns , maximum  |
| Rise/Fall time                                            |                                                                                                                                                                | 0.5 ns , typical  |
|                                                           |                                                                                                                                                                | 1.6 ns , maximum  |
| Output skew                                               | Typical: 1 ns; maximum 2 ns. Skew between any two output terminals on the DIGITAL DATA & CONTROL front panel connector.                                        |                   |
| Output Enable/Disable                                     | Controlled through the software on all data output signals and control signals collectively. When disabled, the output terminals go to a high-impedance state. |                   |



| Maximum Output Overload | -0.3 to +3.9 V |
|-------------------------|----------------|
|                         |                |

# Input Signal Characteristics (Includes DDC CLK IN and PFI<2..3>)

| Signal type                  | LVDS (Low-Voltage Differential Signal) |  |
|------------------------------|----------------------------------------|--|
| Input Differential Impedance | 100 Ω                                  |  |
| Maximum Output Overload      | -0.3 to +3.9 V                         |  |
| Signal Characteristics       | I                                      |  |
| Differential Input Voltage   | 0.1 V, minimum                         |  |
|                              | 0.5 V, maximum                         |  |
| Input Common Mode Voltage    | 0.2 V, minimum                         |  |
|                              | 2.2 V, maximum                         |  |
|                              |                                        |  |

# DDC CLK OUT

| Clocking format | Data outputs and markers change on the falling edge of DDC CLK OUT. |
|-----------------|---------------------------------------------------------------------|
| Frequency Range | Refer to the <b>Sample Clock</b> section for more information       |
| Duty cycle      | 40 to 60%                                                           |
| Jitter          | 40 ps rms                                                           |



# DDC CLK IN

| Clocking format            | DDC data output signals change on the rising edge of DDC CLK IN.   |
|----------------------------|--------------------------------------------------------------------|
| Frequency range            | 10 Hz to 105 MHz                                                   |
| Input Duty Cycle Tolerance | 40 to 60%                                                          |
| Input Jitter Tolerances    | 300 ps pk-pk of cycle-cycle jitter, and 1 ns rms of period jitter. |

# Start Trigger

| Sources        | PFI<01> (SMB front panel connectors)                   |  |
|----------------|--------------------------------------------------------|--|
|                | PFI<23> (DIGITAL DATA & CONTROL front panel connector) |  |
|                | PXI_Trig<07> (backplane connector)                     |  |
|                | PXI Star trigger (backplane connector)                 |  |
|                | Software (use function call)                           |  |
|                | Immediate (does not wait for a trigger). Default.      |  |
| Modes          | Single                                                 |  |
|                | Continuous                                             |  |
|                | Stepped                                                |  |
|                | Burst                                                  |  |
| Edge Detection | Rising                                                 |  |
|                |                                                        |  |



| Minimum Pulse Width | 25 ns |
|---------------------|-------|
|                     |       |

#### **Table 9.** Delay from Start Trigger to CH 0 Analog Output with OSP Disabled.

| DAC Interpolation Factor                                                 |                                                                                                                                                                                                                                                                                 | Typical Delay                                                                                               |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Digital interpolation filter disabled                                    |                                                                                                                                                                                                                                                                                 | 44 Sample clock periods + 110 ns                                                                            |
| 2                                                                        |                                                                                                                                                                                                                                                                                 | 58 Sample clock periods + 110 ns                                                                            |
| 4                                                                        |                                                                                                                                                                                                                                                                                 | 64 Sample clock periods + 110 ns                                                                            |
| 8                                                                        |                                                                                                                                                                                                                                                                                 | 65 Sample clock periods + 110 ns                                                                            |
| Delay from Start Trigger to<br>Digital Data Output with OSP<br>Disabled. | 40 Sample clock                                                                                                                                                                                                                                                                 | periods + 110 ns                                                                                            |
| Additional Delay for Function<br>Generator Mode                          | Add 33 Sample clock periods. (Applicable to delay from Start trigger to CH0 analog output and delay from Start trigger to digital data output)                                                                                                                                  |                                                                                                             |
| Additional Delay with OSP<br>Enabled <sup>[34]</sup>                     | <ul> <li>Add 70 Sample clock periods for real data processing mode</li> <li>Add 73 Sample clock periods for complex data processing mode.</li> <li>(Applicable to delay from Start trigger to CH0 analog output and delay from Start trigger to digital data output)</li> </ul> |                                                                                                             |
| Exported Trigger Destinations                                            |                                                                                                                                                                                                                                                                                 | a trigger can be routed out to any destination <b>inations</b> specification in the <b>Markers</b> section. |
| Exported Trigger Delay                                                   | 65 ns, typical                                                                                                                                                                                                                                                                  |                                                                                                             |
| Exported Trigger Pulse Width                                             | >150 ns                                                                                                                                                                                                                                                                         |                                                                                                             |

### Markers

Destinations PFI<0..1> (SMB front panel connectors)



|          | PFI<45> (DIGITAL DATA & CONTROL front panel connector)                                                     |
|----------|------------------------------------------------------------------------------------------------------------|
|          | PXI_Trig<06> (backplane connector)                                                                         |
| Quantity | One marker per segment                                                                                     |
| Quantum  | Marker position must be placed at an integer multiple of four samples (two samples for Complex (IQ) data). |
| Width    | >150 ns                                                                                                    |

#### Table 10. Skew

| Destination  | With Respect to Analog Output |           | With Respect to Digital Data Output |  |
|--------------|-------------------------------|-----------|-------------------------------------|--|
| PFI<01>      | ±2 Sample Clock Periods       |           | N/A                                 |  |
| PFI<45>      | N/A                           |           | <2 ns                               |  |
| PXI_Trig<06> | ±2 Sample Clock Periods       |           | N/A                                 |  |
| Jitter       |                               | 20 ps rms |                                     |  |

### Arbitrary Waveform Generation Mode

| Memory usage  | The PXI-5441 uses the Synchronization and Memory Core (SMC) technology<br>in which waveforms and instructions share onboard memory. Parameters,<br>such as number of segments in sequence list, maximum number of<br>waveforms in memory, and number of samples available for waveform<br>storage, are flexible and user defined. |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Onboard Memor | y Size                                                                                                                                                                                                                                                                                                                            |  |  |
| 32 MB option  | 33,554,432 bytes                                                                                                                                                                                                                                                                                                                  |  |  |
| 256 MB option | 268,435,456 bytes                                                                                                                                                                                                                                                                                                                 |  |  |
| 512 MB option | 536,870,912 bytes                                                                                                                                                                                                                                                                                                                 |  |  |
|               |                                                                                                                                                                                                                                                                                                                                   |  |  |



| Output modes               | Arbitrary Waveform mode and Arbitrary Sequence mode                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arbitrary Waveform<br>Mode | In Arbitrary Waveform mode, a single waveform is selected from the set of waveforms stored in onboard memory and generated.                                                                                                                                                                                                                                                                                                                                          |
| Arbitrary Sequence<br>Mode | In Arbitrary Sequence mode, a sequence directs the PXI-5441 to generate a<br>set of waveforms in a specific order. Elements of the sequence are referred<br>to as segments. Each segment is associated with a set of instructions. The<br>instructions identify which waveform is selected from the set of waveforms<br>in memory, how many loops (iterations) of the waveform are generated, and<br>at which sample in the waveform a marker output signal is sent. |

### Table 11. Minimum Waveform Size (Samples)<sup>[35]</sup>

| Trigger Mode | Arbitrary Waveform Mode | Arbitrary Sequence Mode |
|--------------|-------------------------|-------------------------|
| Single       | 16                      | 16                      |
| Continuous   | 16                      | 96 at >50 MS/s          |
|              |                         | 32 at ≤50 MS/s          |
| Stepped      | 32                      | 96 at >50 MS/s          |
|              |                         | 32 at ≤50 MS/s          |
| Burst        | 16                      | 512 at >50 MS/s         |
|              |                         | 256 at ≤50 MS/s         |

| Loop count | 1 to 16,777,215                                                                                |
|------------|------------------------------------------------------------------------------------------------|
|            | Burst trigger: Unlimited                                                                       |
| Quantum    | Waveform size must be an integer multiple of four samples (two samples for complex (IQ) data). |

### Table 12. Memory Limits<sup>[36]</sup>

|                                        | 32 MB Option          | 256 MB Option          | 512 MB Option          | Comments                                                       |
|----------------------------------------|-----------------------|------------------------|------------------------|----------------------------------------------------------------|
| Arbitrary<br>Waveform Mode,<br>Maximum | 16,777,088<br>samples | 134,217,600<br>samples | 268,435,328<br>samples | For complex (IQ) data<br>maximum waveform<br>memory is halved. |



|                                                                     | 32 MB Option                         | 256 MB Option                            | 512 MB Option                            | Comments                                                                                                           |
|---------------------------------------------------------------------|--------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Waveform<br>Memory                                                  |                                      |                                          |                                          |                                                                                                                    |
| Arbitrary<br>Sequence Mode,<br>Maximum<br>Waveform<br>Memory        | 16,777,008<br>samples                | 134,217,520<br>samples                   | 268,435,200<br>samples                   | Condition: One or two<br>segments in a sequence.<br>For complex (IQ) data<br>maximum waveform<br>memory is halved. |
| Arbitrary<br>Sequence Mode,<br>Maximum<br>Waveforms                 | 262,000<br>Burst trigger:<br>32,000  | 2,097,000<br>Burst trigger:<br>262,000   | 4,194,000<br>Burst trigger:<br>524,000   | Condition: One or two segments in a sequence.                                                                      |
| Arbitrary<br>Sequence Mode,<br>Maximum<br>Segments in a<br>Sequence | 418,000<br>Burst trigger:<br>262,000 | 3,354,000<br>Burst trigger:<br>2,090,000 | 6,708,000<br>Burst trigger:<br>4,180,000 | Condition: Waveform<br>memory is <4,000<br>samples. (<2,000<br>samples for complex (IQ)<br>data.)                  |

# Table 13. Waveform Play Times $\frac{[37]}{}$

|                                                                  | 32 MB Option             | 256 MB Option             | 512 MB Option             |
|------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|
| Maximum Play Time, Sample Rate =<br>100 MS/s, OSP Disabled       | 0.16 seconds             | 1.34 seconds              | 2.68 seconds              |
| Maximum Play Time, IQ Rate = 1<br>MS/s, Real Mode, OSP Enabled   | 16 seconds               | 2 minutes and 14 seconds  | 4 minutes and 28 seconds  |
| Maximum Play Time, IQ Rate =<br>100 kS/s, Real Mode, OSP Enabled | 2 minutes and 47 seconds | 22 minutes and 22 seconds | 44 minutes and 43 seconds |

### Function Generation Mode

| 43 MHz |
|--------|
| 25 MHz |
| 5 MHz  |
|        |



| Ramp Up                                                  |                                        | 5 MHz                     |
|----------------------------------------------------------|----------------------------------------|---------------------------|
| Ramp Down                                                |                                        | 5 MHz                     |
| DC                                                       |                                        | N/A                       |
| Noise (Pseudo-Random                                     | n)                                     | 5 MHz                     |
| User Defined                                             |                                        | 43 MHz                    |
|                                                          |                                        |                           |
| Memory Size <sup>[38]</sup>                              | 65,536 samples for 1/4 symmetric wavef | Forms (Example: Sine)     |
| 16, 384 samples for non-1/4 symmetric waveforms (Example |                                        | waveforms (Example: Ramp) |
| Frequency Resolution                                     | 355 nHz                                |                           |
| Phase Resolution 0.0055°                                 |                                        |                           |

## Onboard Signal Processing (OSP)

# IQ Rate

| OSP Interpolation<br>Range <sup>[39]</sup> | 12 to 512 (multiples of 2)                                                                                                     |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|                                            | 512 to 1,024 (multiples of 4)                                                                                                  |
|                                            | 1,024 to 2,048 (multiples of 8)                                                                                                |
|                                            | (OSP Interpolation = FIR Interpolation x CIC Interpolation)                                                                    |
| IQ Rate <sup>[40]</sup>                    | Sample rate/OSP interpolation (Lower IQ rates are possible by either lowering the sample rate or doing software interpolation) |



| Data Processing Modes | Real (I path only) |
|-----------------------|--------------------|
|                       | Complex (IQ)       |

# Prefilter Gain and Offset

| Prefilter Gain and Offset Resolution   | 18 bits                                                           |
|----------------------------------------|-------------------------------------------------------------------|
| Prefilter Gain Range <sup>[41]</sup>   | -2.0 to +2.0                                                      |
|                                        | (Values <  1  attenuate user data)                                |
| Prefilter Offset Range <sup>[42]</sup> | -1.0 to +1.0                                                      |
| Output <sup>[43]</sup>                 | (User data x Prefilter gain) + Prefilter offset(-1 ≤ output ≤ +1) |

# FIR (Finite Impulse Response) Filter The FIR filter is used to pulse shape the IQ data and to compensate for the CIC filter roll-off.

| Filter Length       | 95 Taps                                                                                                               |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| Coefficient Width   | 17 bits (-1 to +1)                                                                                                    |
| Filter Symmetry     | Symmetric                                                                                                             |
| Interpolation Range | 2, 4, or 8                                                                                                            |
| Coefficients        | Automatically generated by NI-FGEN (refer to <b>FIR Filter Types</b> ) or Custom<br>Coefficients provided by the user |



Table 14. FIR Filter Types

| Туре                   | Parameter | Minimum | Maximum |
|------------------------|-----------|---------|---------|
| Custom <sup>[44]</sup> | -         | -       | -       |
| Flat <sup>[45]</sup>   | Passband  | 0.1     | 0.43    |
| Gaussian               | BT        | 0.1     | 0.9     |
| Raised Cosine          | Alpha     | 0.1     | 0.9     |
| Root Raised Cosine     | Alpha     | 0.1     | 0.9     |

# CIC (Cascaded Integrator-Comb) Filter The CIC Filter does the majority of the interpolation in the OSP.

| Size                | 6 stages                           |
|---------------------|------------------------------------|
| Interpolation Range | 6 ≤ Interpolation ≤ 256 (integers) |

# Numerically Controlled Oscillator (NCO)

| Frequency Range                      | 1 mHz to (0.43 x sample rate) |
|--------------------------------------|-------------------------------|
| Frequency Resolution <sup>[46]</sup> | Sample rate / 2 <sup>48</sup> |
| I and Q Phase Resolution             | 0.0055°                       |
| Phase Quantization <sup>[47]</sup>   | 16 bits                       |
| Tuning Speed                         | 1 ms                          |



| Modulation Configuration                                | Measurement Type                                                  | FIR Interpolation |           |            |
|---------------------------------------------------------|-------------------------------------------------------------------|-------------------|-----------|------------|
|                                                         |                                                                   | 2                 | 4         | 8          |
| GSM Physical Layer <sup>[49]</sup>                      | MER (Modulation Error Ratio)                                      | 46 dB             | 47 dB     | 42 dB      |
|                                                         | EVM (Error Vector Magnitude)                                      | <0.5% rms         | <0.5% rms | <0.8% rms  |
| W-CDMA Physical Layer <sup>[50]</sup> , <sup>[51]</sup> | MER                                                               | 46 dB             | 39 dB     |            |
|                                                         | EVM                                                               | <7<br>0.5 % rms   | <1.0% rms |            |
|                                                         | ACPR (Adjacent Channel Power<br>Ratio)<br>(External Sample Clock) | 65 dBc            | 68 dBc    |            |
|                                                         | ACPR (High-Resolution Sample<br>Clock)                            | 61 dBc            | 61 dBc    |            |
| DVB Physical Layer <sup>[52],[53]</sup>                 | MER                                                               | 43 dB             |           | , <u> </u> |
| , , <u> </u>                                            | EVM                                                               | <0.6% rms         | <u> </u>  |            |
|                                                         | ACPR (Adjacent Channel Power<br>Ratio)<br>(External Sample Clock) | 48 dBc            |           |            |
|                                                         | ACPR (High-Resolution Sample<br>Clock)                            | 47 dBc            |           |            |

# **Digital Performance**

| Maximum NCO Spur <sup>[54]</sup>  |                                                    | <-90                           | dBc |                     |
|-----------------------------------|----------------------------------------------------|--------------------------------|-----|---------------------|
| FIR Interpolation <sup>[55]</sup> | IQ Rate Range (with 100 MS/s<br>Sample Clock Rate) | OSP Out of Band<br>Suppression |     | OSP Passband Ripple |
| 2                                 | 195 kS/s to 8.33 MS/s                              | 63 dB                          |     | 0 to -0.08 dB       |
| 4                                 | 97.6 kS/s to 4.16 MS/s                             | 74 dB                          |     | 0 to -0.08 dB       |
| 8                                 | 48.8 kS/s to 2.08 MS/s                             | 40 dB                          |     | 0 to -0.08 dB       |

Amplicon

### **Figure 7.** GSM Physical Layer<sup>[56]</sup> External Sample Clocking = 99.665 MHz

Amplicon.com IT and Instrumentation for industry



**Figure 8.** GSM Physical Layer<sup>[56][57]</sup> Internal (High Resolution) Sample Clocking = 99.665 MHz



**Figure 9.** CDMA 2000 Physical Layer<sup>[58]</sup> External Sample Clocking = 98.304 MHz





**Figure 10.** CDMA 2000 Physical Layer  $\frac{[58][57]}{2}$  Internal (High Resolution) Sample Clocking = 98.304 MHz



Figure 11. W-CDMA Physical Layer<sup>[59]</sup> External Sample Clocking = 92.16 MHz



**Figure 12.** W-CDMA Physical Layer  $^{[59][57]}$  Internal (High Resolution) Sample Clocking = 92.16 MHz

Amplicon.com IT and Instrumentation for industry





Figure 13. DVB Physical Layer<sup>[60][61]</sup> External Sample Clocking = 96.88 MHz



**Figure 14.** DVB Physical Layer<sup>[60][62][57]</sup> Internal (High Resolution) Sample Clocking = 96.88 MHz



Amplicon.comIT and Instrumentation for industry



## Calibration

| Self-Calibration     | An onboard, 24-bit ADC and precision voltage reference are used to calibrate<br>the DC gain and offset. The self-calibration is initiated by the user through<br>the software and takes approximately 75 seconds to complete. |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External Calibration | The external calibration calibrates the VCXO, voltage reference, output impedance, DC gain, and offset. Appropriate constants are stored in nonvolatile memory.                                                               |
| Calibration Interval | Specifications valid within 2 years of external calibration                                                                                                                                                                   |
| Warm-up Time         | 15 minutes                                                                                                                                                                                                                    |

#### Power

| +3.3 VDC<br>Typical operation      | 1.9 A, typical  |
|------------------------------------|-----------------|
| Overload operation[63]             | 2.7 A, typical  |
| +5 VDC                             |                 |
| Typical operation                  | 2.2 A, typical  |
| Overload operation <sup>[63]</sup> | 2.4 A, typical  |
|                                    |                 |
| +12 VDC<br>Typical operation       | 0.46 A, typical |
|                                    |                 |



| Overload operation <sup>[63]</sup> | 0.5 A, typical  |
|------------------------------------|-----------------|
| -12 VDC                            |                 |
| Typical operation                  | 0.01 A, typical |
| Overload operation <sup>[63]</sup> | 0.01 A, typical |
| Total                              |                 |
| Typical operation                  | 22.9 W, typical |
| Overload operation <sup>[63]</sup> | 27.0 W, typical |

## Physical

| Dimensions | 3U, one-slot, PXI/cPCI module <sup>[64]</sup>            |
|------------|----------------------------------------------------------|
|            | 21.6 cm × 2.0 cm × 13.0 cm (8.5 in. × 0.8 in. × 5.1 in.) |
| Weight     | 345 g (12.1 oz)                                          |

### Environment

| Maximum altitude | 2,000 m (at 25 °C ambient temperature) |
|------------------|----------------------------------------|
| Pollution Degree | 2                                      |

Indoor use only.



## **Operating Environment**

| Ambient temperature range  | 0 °C to 55 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2.)                                                           |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
|                            | 0 °C to 45 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2.) when installed in a PXI-101 <b>x</b> or PXI-1000B chassis |
| Relative humidity<br>range | 10% to 90%, noncondensing (Tested in accordance with IEC 60068-2-56.)                                                                |

## Storage Environment

| Ambient temperature range | -25 °C to 85 °C (Tested in accordance with IEC 60068-2-1 and IEC 60068-2-2.) |
|---------------------------|------------------------------------------------------------------------------|
| Relative humidity range   | 5% to 95%, noncondensing (Tested in accordance with<br>IEC 60068-2-56.)      |

## Shock and Vibration

| Shock                                                                                                       |                                                                                                                                         |  |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| Operating <u>[65]</u>                                                                                       | 30 g peak, half-sine, 11 ms pulse (Tested in accordance with IEC 60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.) |  |
| Storage                                                                                                     | 50 g peak, half-sine, 11 ms pulse (Tested in accordance with IEC 60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.) |  |
| Random vibration                                                                                            |                                                                                                                                         |  |
| Operating <sup>[65]</sup> 5 Hz to 500 Hz, 0.31 g <sub>rms</sub> (Tested in accordance with IEC 60068-2-64.) |                                                                                                                                         |  |
|                                                                                                             |                                                                                                                                         |  |
|                                                                                                             |                                                                                                                                         |  |



Nonoperating 5 Hz to 500 Hz, 2.46 g<sub>rms</sub> (Tested in accordance with IEC 60068-2-64. Test profile exceeds the requirements of MIL-PRF-28800F, Class 3.)

### **Compliance and Certifications**

### Safety Compliance Standards

This product is designed to meet the requirements of the following electrical equipment safety standards for measurement, control, and laboratory use:

- IEC 61010-1, EN 61010-1
- UL 61010-1, CSA C22.2 No. 61010-1



**Note** For safety certifications, refer to the product label or the <u>Product</u> <u>Certifications and Declarations</u> section.

### **Electromagnetic Compatibility**

This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:

- EN 61326-1 (IEC 61326-1): Class A emissions; Basic immunity
- EN 55011 (CISPR 11): Group 1, Class A emissions
- EN 55022 (CISPR 22): Class A emissions
- EN 55024 (CISPR 24): Immunity
- AS/NZS CISPR 11: Group 1, Class A emissions
- AS/NZS CISPR 22: Class A emissions
- FCC 47 CFR Part 15B: Class A emissions
- ICES-001: Class A emissions

**Note** In the United States (per FCC 47 CFR), Class A equipment is intended for use in commercial, light-industrial, and heavy-industrial locations. In Europe, Canada, Australia, and New Zealand (per CISPR 11), Class A equipment is intended for use only in heavy-industrial locations.





**Note** Group 1 equipment (per CISPR 11) is any industrial, scientific, or medical equipment that does not intentionally generate radio frequency energy for the treatment of material or inspection/analysis purposes.



**Note** For EMC declarations, certifications, and additional information, refer to the <u>Product Certifications and Declarations</u> section.

# **Product Certifications and Declarations**

Refer to the product Declaration of Conformity (DoC) for additional regulatory compliance information. To obtain product certifications and the DoC for NI products, visit <u>ni.com/product-certifications</u>, search by model number, and click the appropriate link.

### **Environmental Management**

NI is committed to designing and manufacturing products in an environmentally responsible manner. NI recognizes that eliminating certain hazardous substances from our products is beneficial to the environment and to NI customers.

For additional environmental information, refer to the **Engineering a Healthy Planet** web page at <u>ni.com/environment</u>. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document.

EU and UK Customers

• At the end of the product life cycle, all NI products must be disposed of according to local laws and regulations. For more information about how to recycle NI products in your region, visit <u>ni.com/environment/weee</u>.



电子信息产品污染控制管理办法(中国 RoHS)

 ●●●中国 RoHS— NI 符合中国电子信息产品中限制使用某些有害物质指令 (RoHS)。关于 NI 中国 RoHS 合规性信息,请登录 ni.com/environment/ rohs\_china。(For information about China RoHS compliance, go to ni.com/ environment/rohs\_china.)

<sup>1</sup> Amplitude values assume the full scale of the DAC is utilized. If an amplitude smaller than the minimum value is desired, then waveforms less than full scale of the DAC can be used. NI-FGEN compensates for user-specified resistive loads.

<sup>2</sup>\_Not available on the Direct Path.

 $\frac{3}{2}$  The maximum output voltage of the PXI-5441 is determined by the amplitude range and the offset range.

 $\frac{4}{2}$  For DC accuracy, **amplitude range** is defined as 2x the gain setting. For example, a DC signal with a gain of 8 has an amplitude range of 16 V. If this signal has an offset of 1.5, its DC accuracy is calculated by the following equation:  $\pm 0.2\%$  \* (16 V)  $\pm 0.05\%$  \* (1.5 V)  $\pm 500 \mu$ V =  $\pm 33.25$  mV. All paths are calibrated for amplitude and gain errors. The Low-Gain and High-Gain Amplifier paths also are calibrated for offset errors.

 $\frac{5}{50}$  kHz sine wave.

<sup>6</sup> Measured at -3 dB.

<sup>7</sup> The digital filter is not available for use for Sample clock rates below 10 MS/s. Refer to the <u>DAC Effective Sample Rate</u> section for more information about the effect of DAC interpolation on sample rates and the <u>Onboard Signal Processing (OSP)</u> section for more information about OSP interpolation.

<sup>8</sup> Available only on Low-Gain amplifier and High-Gain amplifier Paths.

 $^{9}$  With respect to 50 kHz.

 $\frac{10}{10}$  Analog filter and DAC Interpolation filter disabled.





 $\frac{11}{11}$  Specifications apply only to E-revision and later PXI-5441 devices (National Instruments part number 191789E-0x)

 $\frac{12}{2}$  Above 50 MHz, the response is the image response.

 $\frac{13}{13}$  Disable the Analog filter and the DAC Interpolation filter for square, ramp, and triangle. The minimum frequency is 0 Hz.

 $\frac{14}{2}$  Direct path is optimized for the frequency domain.

 $\frac{15}{10}$  Amplitude -1 dBFS. Measured from DC to 50 MHz. SINAD at low amplitudes is limited by a -148 dBm/Hz noise floor.

 $\frac{16}{10}$  Dynamic range is defined as the difference between the carrier level and the largest spur.

 $\frac{17}{2}$  Amplitude -1 dBFS. Measured from DC to 50 MHz. Also called harmonic distortion. SFDR with harmonics at low amplitudes is limited by a -148 dBm/Hz noise floor. All values include aliased harmonics.

<sup>18</sup> Amplitude -1 dBFS. Measured from DC to 50 MHz. SFDR without harmonics at low amplitudes is limited by a -148 dBm/Hz noise floor. All values include aliased harmonics.

<sup>19</sup>/<sub>2</sub> Amplitude -1 dBFS. Includes the 2<sup>nd</sup> through the 6<sup>th</sup> harmonic.

<sup>20</sup> Specifications apply only to E-revision and later PXI-5441 devices (National Instruments part number 191789E-0x).

 $\frac{21}{1}$  Average Noise Density at small amplitudes is limited by a -148 dBm/Hz noise floor.

<sup>22</sup> The noise floor is limited by the measurement device. Refer to the <u>Average Noise</u> <u>Density</u> specifications for more information about this limit.

 $\frac{23}{23}$  DAC Effective Sample Rate = (DAC Interpolation factor) \* (Sample Rate). Refer to the Onboard Signal Processing (OSP) section for OSP interpolation information.



<sup>24</sup> Specified at 2x DAC oversampling.

 $\frac{25}{2}$  High-Resolution specifications increase as the sample rate is decreased .

 $\frac{26}{PXI}$  PXI star trigger specification is valid when the sample clock source is locked to PXI\_CLK10.

 $\frac{27}{2}$  Exported sample clocks can be divided by integer **K** (1 ≤ **K** ≤ 4,194,304).

 $\frac{28}{2}$  The PLL reference clock provides the reference frequency for the PLL.

<sup>29</sup> Caused by clock and analog path delay differences. No manual adjustment performed.

<sup>30</sup> For information about manual adjustment, search ni.com for NI-TClk Synchronization Repeatability Optimization or for help with the adjustment process, contact NI Technical Support at ni.com/support.

 $\frac{31}{2}$  Output drivers are +3.3 V TTL compatible.

 $\frac{32}{2}$  Load of 10 pF

 $\frac{33}{2}$  Tested with 100  $\Omega$  differential load. Measured at the device front panel. Load capacitance <15 pF. Driver and receiver comply with ANSI/TIA/ EIA-644.

 $\frac{34}{2}$  FIR and CIC filters enabled

<sup>35</sup> The minimum waveform size is sample rate dependent in Arbitrary Sequence mode. For complex (IQ) data minimum waveform size is halved.

 $\frac{36}{2}$  All trigger modes except where noted.

<sup>37</sup> Single Trigger mode. Play times can be significantly extended by using Continuous, Stepped, or Burst Trigger modes. For Complex (IQ) mode the play times are halved

 $\frac{38}{2}$  16-bit samples. User Defined Waveforms must be exactly 16,384 samples.



- $\frac{39}{2}$  Total PXI-5441 interpolation = OSP interpolation x DAC interpolation
- $\frac{40}{2}$  Example: For a Sample rate of 100 MS/s, IQ rate range = 48.8 kS/s to 8.3 MS/s
- <sup>41</sup> Unitless
- <sup>42</sup> Applied after Prefilter gain
- $\frac{43}{2}$  Prefilter output
- $\frac{44}{2}$  Coefficients are provided by the user.
- $\frac{45}{2}$  Lowpass filter that minimizes ripple to IQ rate x Passband.
- $\frac{46}{2}$  Example: 355 nHz with a sample rate of 100 MS/s
- $\frac{47}{2}$  Look-up table address width

<sup>49</sup> OSP Enabled. IQ Rate = 1.083 MS/s, 4 Samples/Symbol. FIR Filter Type = Flat, Passband = 0.4. MSK modulation. Software Pulse Shaping and Phase Accumulation, 270.833 kS/s, Gaussian, BT = 0.3. PN Sequence Order = 14.

<sup>50</sup> OSP Enabled. IQ Rate = 3.84 MS/s, 1 Sample/Symbol. FIR Filter Type = Root-Raised Cosine, Alpha = 0.22. QPSK. PN Sequence Order = 15.

 $\frac{51}{2}$  ACPR Measurement BW = 4 MHz and Channel Spacing = 5 MHz

 $\frac{52}{2}$  OSP Enabled. IQ Rate = 6.92 MS/s, 1 Sample/Symbol. FIR Filter Type = Root-Raised Cosine, Alpha = 0.15. 32 QAM modulation. PN Sequence Order = 15

 $\frac{53}{2}$  ACPR Measurement BW = 7.96 MHz and Channel Spacing = 8 MHz

<sup>54</sup> Full-scale output

 $\frac{55}{5}$  FIR Filter Type = Flat. Passband = 0.4. Ripple Measurement to 0.4 x IQ Rate. Stop Band Suppression from 0.6 x IQ Rate.

<sup>56</sup> OSP Enabled. Direct Path (4 dBm Peak). 25 MHz Carrier. IQ Rate = 1.083 MS/s, 4 Samples/Symbol. FIR Filter Type = Flat, Passband = 0.4. Software MSK modulation: 270.833 kS/s, Gaussian, BT = 0.3. PN Sequence Order = 14. For more information about eliminating spurs, refer to the <u>DAC Effective Sample Rate</u> section.

 $\frac{57}{2}$  Additional artifacts are caused by High Resolution Clock spurs.

<sup>58</sup> OSP Enabled. Direct Path (4 dBm Peak). 25 MHz Carrier. IQ Rate = 1.2288 MS/s, 1 Sample/Symbol. FIR Filter Type = Custom Flat Filter with Passband = 0.48. QPSK. PN Sequence Order = 15. For more information about eliminating spurs, refer to the <u>DAC Effective Sample Rate</u> section.

<sup>59</sup> OSP Enabled. Direct Path (4 dBm Peak). 25 MHz Carrier. IQ Rate = 3.84 MS/s, 1 Sample/Symbol. FIR Filter Type = Root Raised Cosine, Alpha = 0.22. QPSK. PN Sequence Order = 15. For more information about eliminating spurs, refer to the <u>DAC Effective Sample Rate</u> section.

<sup>60</sup> OSP Enabled. Direct Path (4 dBm Peak). 25 MHz Carrier. IQ Rate = 6.92 MS/s, 1 Sample/Symbol. FIR Filter Type = Root Raised Cosine, Alpha = 0.15. 32 QAM Modulation. PN Sequence Order = 15. For more information about eliminating spurs, refer to the <u>DAC Effective Sample Rate</u> section.

 $\frac{61}{2}$  Artifacts at 15 MHz and 35 MHz are due to 2x FIR Interpolation aliasing.

 $\frac{62}{2}$  Artifact at 10 MHz is caused by CLK IN feed-through.

 $\frac{63}{2}$  Overload operation occurs when CH 0 is shorted to ground.

<sup>64</sup> PXI-5441 modules of revision B and later are equipped with a modified PXI Express-compatible backplane connector. This modified connector allows the PXI-5441 to be supported by hybrid slots in a PXI Express chassis. To determine the revision of an PXI-5441 module, read the label on the underside of the PXI-5441. The label will list an assembly number of the format 191789**x**-01, where **x** is the revision.

<sup>65</sup> Spectral and jitter specifications could degrade.

